Design of a pseudo-language for FPGA programming
Table of Contents
Mission
The purpose of this project is to lower the entry level for software engineers to get into writing synthesizable Verilog code by introducing a middle language for ease of use. By introducing a compiler that takes code written in a language based off of BASIC, and compiles it to a verilog switch block, the burden of many of the hardware constraints in FPGAs are taken off of the programmer.
Presentations
Week 1Week 2
Week 3
Week 4
Week 5
Week 7
Week 8
Week 9
Week 10
Week 11
The Team
Nicholas Lurski Electrical and Computer Engineering Rutgers University |
Zarir Hamza High School Middlesex County Academy for Science, Mathematics and Engineering Technologies |
Project guided by Dr. Richard Martin.
Last modified
7 years ago
Last modified on Aug 2, 2017, 3:36:45 PM
Attachments (10)
- Week 1.pptx (977.1 KB ) - added by 7 years ago.
- Week 2.pptx (1.4 MB ) - added by 7 years ago.
- Week 8 .pptx (1.3 MB ) - added by 7 years ago.
- Week 7.pptx (1000.4 KB ) - added by 7 years ago.
- Week 5.pptx (1.4 MB ) - added by 7 years ago.
- Week 4.pptx (1.4 MB ) - added by 7 years ago.
- Week 3.pptx (1.4 MB ) - added by 7 years ago.
- zarir.png (614.0 KB ) - added by 7 years ago.
- Week 10.pptx (1.4 MB ) - added by 7 years ago.
- Week 11.pptx (1.4 MB ) - added by 7 years ago.
Note:
See TracWiki
for help on using the wiki.